Study of the Power Consumption of a Digital- Front-End using Random Sampling

Authors

  • M. Diop

Keywords:

JRS, ARS, FPGA, ADC, power consumption

Abstract

Recently, irregular sampling techniques have been proposed for the design of digital front-end of a radio receiver. This front-end consist in the interface between the analog front-end and the baseband processing. The advantage of these techniques is the simplification of the sampling frequency conversion and the channel selection. The objective of the proposed work is to study if a gain in power consumption is also obtained. In this paper, the major research is the digital-front-end power consumption by using random sampling. Firstly, we introduce the methods of random sampling JRS (Jitter random sampling) and ARS (Additive random sampling). Then we use these methods to generate the random clock, select the hardware as mixed platform with ADC and FPGA and implement different solutions. At last, we measure the power consumption of different solutions and make a comparison.

How to Cite

M. Diop. (2014). Study of the Power Consumption of a Digital- Front-End using Random Sampling. Global Journals of Research in Engineering, 14(F3), 25–33. Retrieved from https://engineeringresearch.org/index.php/GJRE/article/view/1103

Study of the Power Consumption of a Digital- Front-End using Random Sampling

Published

2014-03-15