# I. Introduction oday devices of minimized area, reduction in power and increased performance have a great demand in the industry of microelectronics. The feasible technique of semiconductor industry to enhance productivity and performances is scaling of device [1]. The size of MOSFET has continually been scaled down [2]. The submicron technologies have created electrical operational challenges such as threshold voltage (Vth), sub threshold slope and leakage current due to the shrinking of the devices dimensions in MOSFET. The industry is facing difficulty to fulfill the Moore's Law using bulk devices which cause threshold voltage to decrease and leakage current to increase as length of channel decreases because of short channel effect (SCE). Silicon on Insulator (SOI) is considered as a potential alternative over conventional bulk MOSFET due to decreased silicon geometries and simple fabrication process. Radiation hardness, improved switching speeds, reduced leakage currents, better isolation, eliminization of latch up and decrease in the short channel effects are some of the advantages of the SOI devices [3]. It has the intrinsic benefit of reduced source and drain areas and reduction of junction capacitance which makes these devices a potential candidate for low power and voltage applications [4][5][6]. SOI has several benefits over other technological solution such as no latch up, lower threshold voltage and better sub threshold slope [7][8]. There are two types of SOI, which are partially depleted (PD) and fully depleted (FD) depending on the thickness of the silicon film on the insulator. Usually, the thickness of silicon film is between 100nm to 500 nm for PD SOI device. For fully-depleted SOI devices, the thickness of silicon film is about less than 100nm. Due to removal of the floating body effect, FDSOI provides better short channel behaviour compared to the PDSOI. Hui et al. investigated impact of silicon film thickness on leakage current and threshold voltage in PDSOI and FDSOI [9]. This paper presents investigation between partially depleted and fully depleted SOI devices in terms of electrical parameters which are threshold voltage, subthreshold slope, on-state current, leakage current and drain induced barrier lowering. TCAD Silvaco software was used for simulation study of SOI devices. Simulation results revealed that the electrical characteristics such as threshold voltage, subthreshold slope and leakage current of fully depleted SOI outperformed than that of partially depleted SOI devices. There is difference in turn on voltage in fully depleted SOI (FDSOI) MOSFET. The threshold voltage is stable in partially depleted SOI (PDSOI) device due to thicker silicon film layer. # II. Methodology To study the electrical parameters on SOI MOSFET a schematic cross-sectional view of the SOI MOSFET, shown in figure 1, is simulated using Silvaco TCAD device simulator. The channel doping concentration is kept at 1×10 17 cm -3 . The source/drain region doping concentration is kept at 1×10 20 cm -3 . Gate length of the device is 1 ?m. Gate oxide (SiO 2 ) thickness and buried oxide thickness are 18 nm and 0.4 ?m respectively. The total device length including drain, channel and source is 3 ?m. Shockley-Read-Hall recombination, field-dependent mobility model and T impact ionization model from Selberherr [10] was used for the simulation. Newton methods is used as numeric methods for simulation. # III. Results and Discussion The n-channel PDSOI and FDSOI MOSFET has been investigated in terms of electrical parameters by simulation results obtained using Silvaco TCAD simulation software. Atlas syntax is used to create SOI structures and TonyPlot is used to display simulation results. The impact of silicon film thickness on SOI MOSFET's electrical parameters are shown in table 1. FDSOI MOSFET has thickness of silicon film below 0.1 ?m while for PDSOI it is greater than 0.15 ?m for the simulated structure [11]. The gate to source voltage needed to turn on the MOSFET is defined as threshold voltage, V th [8]. Smaller threshold voltage satisfies high performance of device with technology scaling [12]. The threshold voltage for PDSOI is above 0.68 V and for FDSOI below 0.47 V as extracted from simulation results and also shown in figure 2. So the turn on voltage of PDSOI is larger than FDSOI from the results. This is the reason for FDSOI devices consuming less power and gaining higher speed. A high on-state current(I on ) is needed to increase the driving force of the device. From figure 5, it can be said that the on-state current is greater when thickness of silicon film is reduced. As threshold voltage is increased, the leakage current(I off ) is decreased [14]. It can be decided that in PDSOI the leakage current is lesser but the variation is insignificant as shown in figure 6. Static power dissipation is created by leakage current when the device is not powered [15]. Static power dissipation will be small if leakage current is smaller. Thus, from the simulation results the static power dissipation of PDSOI will be smaller compared to FDSOI. It is concluded that with increase of thickness of silicon film, the threshold voltage and subthreshold slope increased on SOI MOSFET which allows a smaller operating voltages and a higher switching speed for FDSOI. PDSOI can ensure a low static power dissipation as leakage current is small. But the leakage currents are in pA (10 -12 ) range for both SOIs. The DIBL parameter value shows that FDSOI is less sensitive to short channel effects. Based on the results obtained, FDSOI MOSFET displays superior performance compared to PDSOI MOSFET because of its lesser threshold voltage, steeper subthreshold slope, high on-state current and improved DIBL value in the device. # Global Journal of Researches in Engineering 1![Figure 1: Schematic view of SOI MOSFET](image-2.png "Figure 1 :") ![Issue II V ersion I 2 Year 2023 Investigation the Impact of Silicon Film Thickness on FDSOI and PDSOI MOSFET Characteristics](image-3.png "") 2![Figure 2: Threshold voltage versus silicon film thickness A steeper subthreshold slope helps MOSFET to gain fast switching [13]. As silicon film thickness decreases, the steeper subthreshold slope becomes as from figure 3 which strongly increases the device speed. Comparison of subthreshold slope between FDSOI and PDSOI n-MOSFET is shown in figure 4.](image-4.png "Figure 2 :") 3![Figure 3: Subthreshold slope versus silicon film thickness](image-5.png "Figure 3 :") 4![Figure 4: Comparison of subthreshold slope between (a) FDSOI and (b) PDSOI n-MOSFET](image-6.png "Figure 4 :") 5![Figure 5: On-state current versus silicon film thickness](image-7.png "Figure 5 :FD") 6![Figure 6: Leakage current versus silicon film thickness Drain induced barrier lowering (DIBL) is an indication for short channel effects. Devices with smaller channel lengths and large bias on drain are vulnerable to DIBL effect. As thickness of silicon film increases from 0.07 ?m upto 0.15 ?m, the DIBL value increases from 74.84 mV/V to 180.83 mV/V as shown in figure 7 which degrades short channel effects. As silicon film thickness increases from 0.15 ?m to 0.3 ?m DIBL value improves slightly. But it does not reach the same improved DIBL value compared with silicon film thicknesses between 0.07 ?m to 0.1 ?m.Therefore SOI with silicon film thickness of 0.07 ?m has the best DIBL parameter value which makes it less sensitive to short channel effects. Therefore, the impact of drain voltage on the device threshold voltage reduces.](image-8.png "Figure 6 :") 7![Figure 7: DIBL versus silicon film thickness IV. Conclusion PDSOI and FDSOI has been compared in terms of electrical characteristics using Silvaco T-CAD Simulator.It is concluded that with increase of thickness of silicon film, the threshold voltage and subthreshold slope increased on SOI MOSFET which allows a smaller operating voltages and a higher switching speed for FDSOI. PDSOI can ensure a low static power dissipation as leakage current is small. But the leakage currents are in pA(10 -12 ) range for both SOIs. The DIBL parameter value shows that FDSOI is less sensitive to short channel effects. Based on the results obtained, FDSOI MOSFET displays superior performance compared to PDSOI MOSFET because of its lesser threshold voltage, steeper subthreshold slope, high on-state current and improved DIBL value in the device.](image-9.png "Figure 7 :") 1Silicon Film Thickness(?m)Threshold Voltage,Vth(V)Subthreshold slope(mV/dec)On-state current,I on (?A)Leakage current,I off (pA)DIBL(mV/V)0.070.320665.4581.8912.4274.840.090.468667.1568.120.415723113.340.110.608186.7555.560.301249166.660.130.673194.546.160.241121178.180.150.684695.9242.690.194797180.730.200.686996.2641.530.288933179.560.250.686396.2741.270.347851177.830.300.690296.7440.350.284068175.69 ## Conflict of Interest The author declares that there is no conflict of interest. * Electrical characteristics comparison between fully-depleted SOI MOSFET and partially-depleted SOI MOSFET using Silvaco software FZRahou AGuen-Bouazza MRahou Global Journal of Researches in Engineering Electrical and Electronics Engineering 13 1 2013 * Electrical characteristics comparison between partially-depleted SOI and n-MOS devices investigation using Silvaco YHusaini MHIsmail ASZoolfakar NKhairudin IEEE 2010 IEEE Symposium on Industrial Electronics and Applications October 3-5, 2010 * Low-Voltage SOI CMOS VLSI Devices and Circuits JBKuo SCLin 2001 Wiley New York 1st edition * Analytic solutions of charge and capacitance in symmetric and asymmetric double-gate MOSFETs YTaur IEEE Transactions on Electron Devices 48 12 Dec. 2001 * A Study of Conventional and Junctionless MOSFET Using TCAD Simulations NGupta JPatel AKRaghav IEEE International Conference on Advanced Computing & Communication Technologies Haryana, India 2015 * Numerical modeling of subthreshold region of Junctionless Double Surrounding Gate MOSFET (JDSG) SRewari SHaldar VNath SSDeswal RSGupta Superlattices and Microstructures 90 Feb 2016 * Performance and a new 2-D analytical modeling of a Dual-Halo Dual-Dielectric Triple-Material Surrounding-Gate-All-Around (DH-DD-TM-SGAA) MOSFET NGupta JK BPatel AKRaghav Journal of Engineering Science and Technology 13 11 Nov. 2018 * An accurate 2D Analytical Model for Transconductance-to-Drain Current ratio (gm/Id) for a Dual-Halo Dual-Dielectric Triple-Material Cylindrical-Gate-All-Around NGupta JK BPatel AKRaghav DH-DD-TM-CGAA * Mosfets International Journal of Engineering 31 7 July 2018 * Investigation of FDSOI and PDSOI MOSFET characteristics HWWei SHRuslan AIP Conference Proceedings, 2173, 020005 2019 * ATLAS User's Manual Device Simulation Software, Silvaco International 2004 Santa Clara, Calif., USA * PD-SOI and FD-SOI: A comparison of circuit performance AMarshall SNatarajan Proc. IEEE 9th International Conference on Electronics, Circuits and Systems IEEE 9th International Conference on Electronics, Circuits and Systems 2002 1 * Effect of threshold voltage on various CMOS performance parameter AVerma AMishra ASingh A International Journal of Engineering Research and Applications 4 4 2014 * Study of floating body effect in SOI technology BVandana International Journal of Modern Engineering Research 3 3 2013 * Electrical Characterization of Silicon-on-insulator Materials and Devices SCristoloveanu SLi 2014 Springer US * Reduction of subthreshold leakage current in MOS transistors SKSingh BKKaushik DSChauhan SKumar World Applied Sciences Journal 25 3 2013