

GLOBAL JOURNAL OF RESEARCHES IN ENGINEERING ELECTRICAL AND ELECTRONICS ENGINEERING Volume 12 Issue 9 Version 1.0 Year 2012 Type: Double Blind Peer Reviewed International Research Journal Publisher: Global Journals Inc. (USA) Online ISSN: 2249-4596 & Print ISSN: 0975-5861

# A TCAD Simulation Study of Cylindrical Gate All Around (CGAA) MOSFETs

### By Santosh K. Gupta & S. Baishya

National Institute of Technology Silchar

*Abstract* - Due to aggressive scaling of transistors SCEs has become the limiting factor for further scaling of the conventional MOSFETs. To overcome this limitation a large number of new device architectures have been proposed. One of such device structures is cylindrical gate all around (CGAA) MOSFET that seems to be most suitable to be studied further for different applications point of view. In this paper we report the suitability analysis of CGAA MOSFETs for low voltage, low power and analog applications. We report many interesting findings through 3D TCAD simulations of CGAA MOSFETs.

Keywords : Cylindrical Gate All Around (CGAA) MOSFETs, analog, low voltage, low power, short channel effects (SCEs), 3D TCAD.

GJRE-F Classification : FOR Code: 090601



Strictly as per the compliance and regulations of:



© 2012. Santosh K. Gupta & S. Baishya. This is a research/review paper, distributed under the terms of the Creative Commons Attribution-Noncommercial 3.0 Unported License http://creativecommons.org/licenses/by-nc/3.0/), permitting all non commercial use, distribution, and reproduction in any medium, provided the original work is properly cited.

## A TCAD Simulation Study of Cylindrical Gate All Around (CGAA) MOSFETs

Santosh K. Gupta<sup> $\alpha$ </sup> & S. Baishya<sup> $\sigma$ </sup>

Abstract - Due to aggressive scaling of transistors SCEs has become the limiting factor for further scaling of the conventional MOSFETs. To overcome this limitation a large number of new device architectures have been proposed. One of such device structures is cylindrical gate all around (CGAA) MOSFET that seems to be most suitable to be studied further for different applications point of view. In this paper we report the suitability analysis of CGAA MOSFETs for low voltage, low power and analog applications. We report many interesting findings through 3D TCAD simulations of CGAA MOSFETs.

*Keywords : Cylindrical Gate All Around (CGAA) MOSFETs, analog, low voltage, low power, short channel effects (SCEs), 3D TCAD.* 

#### I. INTRODUCTION

o keep pace with the Moore's law the CMOS transistors has witnessed aggressive scaling in the last decade. Due to this scaling the device sizes has become very small and many secondary effects, widely known as short channel effects (SCEs) and hot carrier effects (HCEs) plays important role in the device characteristics.

In an ever increasing need for higher current drive and better short-channel characteristics, siliconon-insulator MOS transistors are evolving from classical, planar, single-gate devices into three-dimensional devices with multiple-gates (double-, triple- or quadruple-gate devices). Multiple Gate Field Effect Transistors show great promise as an alternative to planar CMOS. They are known for their excellent immunity against SCEs due to better control of the channel by the gates. Several designs depicted in Figure 1 have been proposed including planar, vertical, fin, tri-gate and gate all around that all make use of enhanced gate control due to the action of multiple electrodes surrounding the channel [3]. Volume inversion (full inversion of the silicon film) [4] is the basic phenomenon found in thin film Multi-gate MOSFETs.

Out of these, the multi-gate transistor seems to be very promising due to its larger control on the channel as compared to the conventional MOSFETs. Recently Intel has revealed 22 nm FinFET based processor to be used in next generation highly efficient applications. However, more techniques have to be investigated for even better solution for overcoming the limitation imposed on the conventional CMOS processes. The gate all around (GAA) MOSFETs controls the channel of the transistors from all sides and hence provides better control over the channel than any other configuration. To look into various aspects of this transistor a 3D TCAD simulation has been carried out and compared for the different parameters.

#### II. DEVICE STRUCTURE GENERATION

The device has been generated using the structure editor of Sentaurus TCAD of Synopsys. The channel region is lightly doped (1.0E+16/cm<sup>-3</sup>, Boron) so that there is almost no degradation of mobility due to doping. Gate oxide chosen is silicon dioxide (SiO2) with thickness of 1 nm, to stop the gate tunneling current. The source and drain regions are heavily doped (1.0E+20/cm<sup>-3</sup>, Arsenic) and a mid-gap metal gate (work function 4.6 eV) has been taken of varied gate height. A spacer region has been used between the source and channel region for the purpose of reducing the source/drain effect on the channel. A spacer oxide (SiO2) has been used in between gate and source/drain. The device has been simulated for its DC characteristics (threshold voltage) and analog characteristics (transconductance). A typical GAA MOSFET considered for simulation study is shown in the Figure 2. For comparison of the variation of different device parameters taken is given in Table 1.

About α : Assistant Professor, Department of Electronics & Communication Engineering, National Institute of Technology, Silchar, INDIA. E-mail : santoshty@gmail.com

Author  $\sigma$ : Professor, Department of Electronics & Communication Engineering, National Institute of Technology, Silchar, INDIA. E-mail: sb@nits.ac.in





| Structure            | Gate<br>length | Source/Drain<br>extension | Gate height<br>(4.6 eV) | Channel<br>radius | Source/Drain<br>doping | Channel<br>doping | Gate<br>Oxide |
|----------------------|----------------|---------------------------|-------------------------|-------------------|------------------------|-------------------|---------------|
| 2 nm gate<br>height  | 16 nm          |                           |                         |                   |                        |                   | 1.000         |
|                      | 30 nm          | 10 nm                     | 2 nm                    | 10 nm             | (Arsenic)              | (Boron)           | $(SiO_2)$     |
|                      | 50 nm          |                           |                         |                   |                        |                   |               |
| 10 nm gate<br>height | 16 nm          |                           |                         |                   | 1E + 20                | 1E   16           | 1 nm          |
|                      | 30 nm          | 10 nm                     | 10 nm                   | 10 nm             | (Arsenic)              | (Boron)           |               |
|                      | 50 nm          |                           |                         |                   |                        |                   | (002)         |
| 22 nm                | 16 nm          |                           |                         |                   | 1E + 20                | 15 16             | 1 nm          |
| spacer               | 30 nm          | 22 nm                     | 2 nm                    | 10 nm             | (Arconic)              | (Boron)           |               |
| length               | 50 nm          |                           |                         |                   |                        |                   | $(00_2)$      |



*Fig. 2 :* Structure of a cylindrical gate all around (CGAA) MOSFET used for simulations

#### III. Results and Discussions

These MOSFETs has been simulated for the suitability of their use at lower operating voltages. This has become important nowadays because of the quest for low power devices for longer battery life. The simulation results obtained from above devices confirms the suitability of these for low voltage applications



*Fig. 3*: Variation of the Vt1 for different gate lengths and different structures

Figure 3 shows the variation of the Vt1 parameter extracted with inspect tool of the Sentaurus TCAD tool. Vt1 is the threshold voltage extracted at a drain current  $I_d$ =0.1  $\mu$ A/ $\mu$ m. It can be observed that the Vt1 is lower for large gate metal height and scales down with the gate length. Also Vt1 increases with the increase of the source/drain extension regions and scale downs with the gate length.

Figure 4 shows the variation of the threshold voltage ( $V_{th}$ ) extracted by using the maximum slope intercept of the  $I_d$ - $V_{gs}$  characteristics. It varies very similar to the  $V_{t1}$  but there is a sharp reduction in the threshold voltage at lower gate lengths. This is due to the reduction in charge carriers to be controlled by the gate. Due to lower threshold voltages of scaled CGAA MOSFET, it may better suit for the low voltage applications.



*Fig. 4 :* Comparison of threshold voltage for different gate lengths

Figure 5 shows the ON state channel resistance for different gate lengths. The ON state resistance is lower for lower gate height and lower source drain extension. This is due to the increased control of the gate over the channel and reduced parasitic resistance.



*Fig. 5*: Comparison of the ON state channel resistance for different gate lengths



*Fig. 6 :* Comparison of transconductance for different gate lengths

In figure 6 the transconductance is compared. The transconductance is larger for larger source drain extension region and lower gate metal height. The transconductance improves as the gate lengths are scaled down for all the structures.



*Fig. 7 :* Comparison of the variation of the output resistance for different gate lengths

Figure 7 shows the variation of the output drain resistance of the CGAA MOSFET. Output drain resistance is almost same for different lengths of source/drain spacer region and scales down with the gate length. This is; however, lower for the larger gate metal height.

#### IV. CONCLUSION

The 3D simulations were carried out for varied range of gate lengths and source/drain extension regions. It has been found that the CGAA MOSFET has very good SCE immunity and is suitable to be used for low voltage low power applications. The transconductance is significantly larger and output resistance is lower at smaller gate lengths which mean it is also suitable for analog applications as well.

#### Acknowledgement

This work was supported by the All India Council for Technical Education (AICTE), under Grant 8023/BOR/RID/RPS-253/2008-09 and in part by the grant 21(1)/2005-VCND (Special Manpower Development Program-II Project) of MCIT, DIT (Now DeiTy), Govt. of India.

#### **References** Références Referencias

- S. K. Gupta, S. Baishya, "Modeling and Simulation of Triple Metal Cylindrical Surround Gate MOSFETs for reduced Short Channel Effects", International Journal of Soft Computing and Engineering (IJSCE), vol. 2, no. 2, May 2012, pp. 214-221.
- S. K. Gupta, Kaushik Guha, S. Baishya, "Simulation and Modeling of Double Material Double Gate Surround Gate (DMDG-SG) MOSFETs", ICGST Journal of Programmable Devices, Circuits, and Systems, vol. 12, no.1, 2012, pp. 19-27.
- 3. P. Colinge, "Multi-gate SOI MOSFETs", *Microelectronic Engineering*, vol. 84, no. 9-10, 2007, pp. 2071-2076.
- F. Balestra, S. Cristoloveanu, M. Menachir, J. Brini, and T. Elewa, "Double-Gate Silicon-on-Insulator transistor with volume inversion: A new device with greatly enhanced performance," *IEEE Electron Device Letters*, Vol. 8, September 1987, pp. 410-412.
- Massimo Conti and Claudio Turchetti, "On the Short-Channel Theory for MOS Transistor", *IEEE Transactions on Electron Devices*, vol. 38, no. 12, 1991, pp. 2657-2661.