Artificial Intelligence formulated this projection for compatibility purposes from the original article published at Global Journals. However, this technology is currently in beta. Therefore, kindly ignore odd layouts, missed formulae, text, tables, or figures.

#### PWM Strategies for Multilevel Inverter and DC Link Capacitor 1 Voltage Balancing For an Induction Motor Drive 2

Mr. Srinivas Dasam

Received: 12 February 2012 Accepted: 29 February 2012 Published: 15 March 2012

#### Abstract 6

3

4

Multilevel PWM techniques are extensions of twolevel PWM methods; the multiple levels in 7 these inverters offer extra degrees of freedom and greater possibilities in terms of device 8 utilization and effective switching frequency. Though the SPWM and its variations are 9 popular PWM techniques in multilevel inverters, implementing them in a digital platform is 10 tedious, as the pulse-widths can only be defined by transcendental equations. A dc link 11 capacitor voltage balancing scheme is proposed for an induction motor drive. The motor is fed 12 from with threelevel inverters generating a five level output voltage structure. The proposed 13 inverter vector locations exhibit multiplicity in the inverter switching combinations which is 14 suitably exploited to arrive at a capacitor voltage balancing scheme. This allows the use of a 15 single dc link power supply for the combined inverter structure. The lower order harmonic 16 components in the output voltage waveform are eliminated by raising the carrier frequency. 17

#### 18

19

Index terms— hree-level inverters have attracted the attention of researchers since their introduction by Nabae et at. ??1] 20 21 in 1981. Though simple and elegant, neutral-clamped circuit topology has a few disadvantages. Neutral point fluctuation is commonly encountered as the capacitors connected to DC-bus carry load currents. Also, there is 22 ambiguity regarding the voltage rating of the semiconductor devices, which are connected to the neutral point. 23 This calls for a conservative selection of devices for reliable operation, which, however, increases cost. Various 24 alternative circuit topologies have been suggested in the literature. H-bridge topology [2], [3] eliminates the 25 problem of neutral fluctuation, but requires three isolated power supplies. Soh and Hyun ??4] have suggested an 26 27 improvisation of the conventional neutral clamped inverter in which a capacitor is connected across the neutral 28 clamping diodes to ensure dynamic balancing of the voltage across the DC bus capacitors. This method alleviates the problem but does not eliminate it. Three-level inversion may also be achieved with two 2level inverters, 29 driving an open-end winding induction motor from either end [5], [6]. The inverters in this case require isolated 30 31 power supplies to eliminate the harmonic currents of the triplen order in the individual motor phases Recently, Somasekhare t al. [7] have suggested an open-end winding induction motor drive, which obviates transformer 32 isolation. But the DC bus utilization is slightly lower in this scheme when compared to the schemes proposed by 33 Stemmler and Guggenbach [5] and Shivkumar et al. [6] The DC link capacitors in this circuit do not carry the 34 load currents and hence the voltage fluctuations in the neutral point are absent. Also, the circuit configuration 35 needs two isolated power supplies compared to H-bridge topology, which requires three isolated power supplies to 36 achieve 3-level inversion. However, the power semiconductor switches in one bank (three in number) in one of the 37 38 inverters of this circuit have to be rated for the full DC link voltage. ? corresponding leg in Inverter2 is turned 39 on. In this case, the DC input point of that phase for Inverter2 is floating as the top and bottom switches are 40 switched complementarily in any leg in a 2-level inverter. This means that individual inverters are operated with a DC link voltage of 150 V. The motor is run in open loop using the V If control scheme. To demonstrate the 41 working principle of this inverter scheme, space vector, modulation has been employed, which was implemented 42 using look-up table approach. The space vector combinations at each space vector location have been chosen in 43 such a way that both the inverters are switched with only one transition during the subinterval period. 44

A three-level inverter configuration with common mode voltage elimination is already presented in [10]. Only 45 those switching combinations, which generate zero common mode voltage in the inverter poles, are used to 46

#### 5 FIG5 : HYSTERESIS CONTROLLER BASED CLOSED LOOP DC LINK BALANCING SCHEME

47 switch the three-level inverters from both sides, thus resulting in zero common mode voltage across the machine 48 phases [10]. Thus, appropriate selection of switching states, of individual three-level inverters, result into the 49 total elimination of alternating common mode voltage from the inverter pole voltages as well as common mode 50 voltages from the phase windings of the induction motor [10]. As the common modes voltages are absent in this 51 scheme, individual three-level inverter structure can be supplied from single dc link as shown in Fig. 1. The 52 three-level structure is realized by cascading two conventional twolevel inverters, resulting in a simple power bus 53 structure for the proposed power circuit [9], [10]. The unbalance in the dc link capacitor voltages for the proposed

54 openend winding induction motor drive.

As explained in the previous section, the inverter space vector locations have multiple switching combinations 55 of inverter-1 and inverter-2 voltage space vectors (Fig. 2). The central voltage location being referred as zero 56 voltage vector (ZV), the voltage vector locations at the periphery of inner hexagon are referred as small voltage 57 vectors (SV), the intermediate voltage vectors on outer periphery are referred as middle voltage vectors (MV), 58 while the largest voltage vectors on outer periphery are referred as large voltage vectors (LV). a) Back-to-Back 59 Intertie When interconnecting two diode-clamped multilevel inverter to-gather with a "dc capacitor link," as 60 shown in Fig. 2 the left-hand side converter serves as the rectifier for utility interface, and right-hand side 61 converter serves as the inverter to supply the ac load. Each switch remains switching once per fundamental cycle. 62 63 The result is a well-balanced voltage across each capacitor while maintaining the staircase voltage wave, because 64 the unbalance voltages across each other tend to compensate each other. Such a dc capacitor link is categorized as the "back-to-back intertie." The purpose of the back-to-back intartie is to connect two asynchronous systems. It 65 can be treated as 1) a frequency changer, 2) a phase shifter, or 3) a power flow controller. The power flow between 66 the two systems can be controlled bidirectionally. An ideal utility compatible system requires unity power factor, 67 negligible harmonics, no EMI, and high efficiency. By extending the application of the back-toback intertie, the 68 multilevel inverter can be used for a utility compatible adjustable speed drive (ASD) with the input from the 69 utility constant frequency ac source and the output to the variable frequency ac load. The major differences, 70 when using the same structure for ASD's and for back-to-back intertie, is the control design and size of capacitor. 71 Because the ASD need to operate at different frequencies, the dc link capacitor needs to be well-sized to avoid a 72

73 large voltage swing under dynamic condition.

#### <sup>74</sup> 1 c) Converter Topology

- 75  $\,$  L s L s L s V s-an V s-bn V s-cn I sa I sb I sc V c-an V c-bn V c-cn L L L L L L V L-an V L-bn V L-cn I La I
- 76 Lb I Lc V i-an V i-bn V i-cn
- 77 Rectifier Operation Inverter Operation DC Link

#### 78 2 Table2 : Output voltages and capacitor currents

<sup>79</sup> Where 'n' is the order of the harmonic and 'w' is the angular frequency. The voltage levels of the dc sources are <sup>80</sup> equal and labeled to be V dc . Also, the voltage of the capacitors is same and intended to be regulated at the <sup>81</sup> modulation index in general is defined as:

81 modulation index in general is defined as:

Modulation Index M: V m /V dc Where, Vm is the magnitude of the fundamental component of the output voltage.

#### <sup>84</sup> 3 Theta Calculations

85 Considering only the fundamental component and eliminating the 3rd and the 5th order harmonics, the following 86 equations are used to calculate 1, 2, and 3 for different values of the modulation index 'M'.

87 Here 'p' is considered to be three.

#### <sup>88</sup> 4 2012

April from USV or LSV groups can be selected for inverter switching, which will bring back the deviation in the capacitor voltages to zero. This is done using a hysteresis controller. The input to the controller is the difference between the dc link capacitor voltages; the normal control band is set depending upon the maximum deviation that can be allowed in the dc link voltages. The controller outputs, 0 if the is within the ab cant normal band, 1 if is greater than the control band and 1 if the is less than the control band. The schematic of the closed loop voltage balancing scheme is shown in Fig. **??**. The output of the controller along with "SEQ" signal is used to select the appropriate value of the signal "state," which is given to a digital logic.

# <sup>96</sup> 5 Fig5 : Hysteresis Controller Based Closed Loop DC Link <sup>97</sup> Balancing Scheme

It is to be noted that only the inverter vectors belonging to USV or LSV groups have strong capability to charge/discharge the dc link capacitors. During motor operation in over-modulation range, the inverter vectors belonging to MV and LV groups are switched for maximum duration, in a switching interval, as compared to the inverter voltage vectors belonging to SV group. The extreme case is the 12-step operation, wherein the inverter vectors from the SV group are not switched at all. Under steady state and dynamic operation, in overmodulation,

the controller can maintain the capacitor voltage balance by switching MV and LV vectors. The SV vectors are 103 switched for less time duration, the time required to bring back the capacitor voltages to the balanced state, is 104 more during over modulation operation. In extreme case, the inverter vectors from SV group are not switched in 105 12-step mode. If there is mismatch in the capacitor voltages due to the asynchronous PWM or asymmetric loads, 106 the capacitor voltages are balanced by reducing the modulation index momentarily. This allows the switching of 107 the inverter vectors belonging to SV group and the dc link capacitor voltages are brought back to the balanced 108 state as shown in the simulation results of Fig. ??. Thus while, USV vectors were having charging effect on C1 109 and discharging effect on C2 in motoring mode, they have discharging effect on C1 and charging effect on C2 110 in regenerative mode. Thus, the controllers need to sense the power direction, to suitably switch the switching 111 combinations belonging to the vector group, which will reduce the error in the dc link capacitor voltages. 112

Determining the operating mode (i.e., motoring/generating) requires current sensing. The determination of current direction for currents drawn from dc link involves hardware sensors or can be judged from direction of power flow Fig. ?? : DC link balancing with momentary reduction in modulation index.

If the motor is operating in regenerative mode, the actions taken by the controller will worsen the voltage 116 balance. An additional hysteresis comparator is used to sense this change. The control band of this comparator is 117 placed above the control band of the main inner comparators. Thus, with motor operating in regenerative mode, 118 the outer comparators of hysteresis controller gets activated if the dc link voltage unbalance exceeds the outer 119 120 comparator settings and the switching combinations belonging to the USV or LSV vector group, which reduces 121 the voltage unbalance, are selected for inverter switching. As shown in simulation results of Fig. ??, the motor is initially operating in motoring mode and the load torque is made negative thus driving the motor in regenerative 122 mode. The voltage balancing controller is disabled which will cause rapid growth in dc link unbalance. When 123 the voltagebalancing scheme is enabled again, the capacitor voltages are brought back to the normal value, 124 similar to the case with motor operating in motoring mode. The three-level structure is realized by cascading the 125 conventional two two-level inverters, resulting into simple power bus structure for the proposed scheme. Thus, the 126 proposed inverter structure does not require any clamping diodes which are required in NPC inverter topology. 127 The proposed scheme has more multiplicity in the inverter voltage vector locations as compared to conventional 128 single inverter fed drive which are effectively used to balance the dc link capacitor voltages without disturbing the 129 SVPWM modulation. Thus, a single front-end rectifier of rating nearly half to that of a conventional two-level 130 inverter can be used, with two capacitors for splitting the dc link voltage The performance of these methods is 131 studied through Matlab simulation.. It is clear that there is a reduction in THD. Next aspect that was looked 132 into was the effect of power factor on output voltage and load current. 133

### <sup>134</sup> 6 Global Journal of Researches in Engineering



Figure 1:

Figure 2: Fig. 1 :

 $\mathbf{2}^{\mathbf{I}}$ 

<sub>1</sub>І.

Figure 3: Fig. 2 :

## 3 TRODUCTION

Figure 4: Figure. 3

 $1 \ 2$ 135

 $<sup>^{1}</sup>$ © 2012 Journals Inc. (US) $^{2}$ © 2012 Global Journals Inc. (US)





Figure 6:

7<sup>11.</sup>

Т

3<sup>▶</sup>



Figure 8:

### 910811812813814 REE

Figure 9: Fig. 9 : Fig. 10 : 8 Fig. 11 : 8 Fig. 12 : 8 Fig. 13 : 8 Fig. 14 :

Η

Figure 10:

 $15716717^{-1}$ 

Figure 11: Fig. 15: 7 Fig. 16: 7 Fig. 17 :

#### 6 GLOBAL JOURNAL OF RESEARCHES IN ENGINEERING

- 136 [Celanovic and Boroyevich (2000)] 'A comprehensive study of neutral point voltage balancing problem in three-
- level neutral point clamped voltage source PWM inverters'. N Celanovic, D Boroyevich. *IEEE Trans Power Electron* Mar. 2000. 15 (2) p. .
- [Baiju et al.] A five-level inverter voltage space phasor generation for open-end, M R Baiju , K K Mohapatra ,
   V T Somasekhar , K Gopakumar , L Umanand .
- [Lee et al. (1996)] 'A novel PWM scheme for a three-level voltage source inverter with GTO Thyristors'. Y Lee
  B Suh , D Hyun . *IEEE Trans. Ind. Appl Mar./Apr.* 1996. 32 (2) p. .
- [Rojas et al. (1995)] 'An improved voltage vector control method for neutral point clamped inverters'. R Rojas ,
   T Ohnishi , T Suzuki . *IEEE Trans Power Electron* Nov. 1995. 10 (6) p. .
- <sup>145</sup> [Ogasawara and Akagi ()] 'Analysis of variation of neutral point potential in neutral-point-clamped voltage
   <sup>146</sup> source PWM inverters'. S Ogasawara , H Akagi . *Proc. IEEE IAS Conf*, (IEEE IAS Conf) 1993. p. .
- [Klabunde et al. (1996)] 'Current control of a three level rectifier inverter drive system'. M C Klabunde , Y Zhao
  , T A Lipo . *IEEE Trans. Power Electron* Jan. 1996. 11 (1) p. .
- [Newton and Sumner (1997)] 'Neutral point control for Multi-level inverters: Theory, design and operational
  limitations'. A Newton , M Sumner . *Proc. IEEE IAS Conf*, (IEEE IAS ConfNew Orleans, LA) Oct. 5-9,
  1997. p. .
- [Kanchan et al. (2005)] 'Space vector PWM signal generation for multi-level inverters using only the sampled
   amplitudes of reference phase voltages'. R S Kanchan , M R Baiju , K K Mohapatra , P P Ouseph , K
   Gopakumar . Proc. Inst. Elect. Eng, (Inst. Elect. Eng) Mar. 2005. 152 p. .
- [Kanchan et al. (2006)] 'Three-Level Inverter Scheme With Common Mode Voltage Elimination and DC Link
   Capacitor Voltage Balancing for an Open-End'. R S Kanchan , P N Tekwani , K Gopakumar . Winding

157 Induction Motor Drive IEEE transactions on power electronics, november 2006. 21.