Artificial Intelligence formulated this projection for compatibility purposes from the original article published at Global Journals. However, this technology is currently in beta. *Therefore, kindly ignore odd layouts, missed formulae, text, tables, or figures.* 

# Modeling of Dc Link Capacitor Voltage Balance in 3-Level Inverter Using Space Vector Modulation Technique Mr. Srinivas Dasam Received: 14 February 2012 Accepted: 29 February 2012 Published: 15 March 2012

#### 6 Abstract

18

A new simplified space vector PWM method for a three-level inverter is proposed in this 7 paper. The three level inverter has a large number of switching states compared to a two-level 8 inverter. In the proposed scheme, three-level space vector PWM inverter is easily implemented than as conventional two-level space vector PWM inverter. This paper presents a novel DC 10 link balancing scheme for a back-to-back system with three-level diode clamped topologies. 11 The proposed algorithm is improvement of the variable switching frequency control strategy 12 formerly introduced with the three-level back-to-back system and it relays on measurement of 13 adjacent capacitor voltages which provide information about the potential variation in 14 consecutive nodes of the three-level DC link network, Therefore, the proposed method can also 15 be applied to multilevel inverters. In this work, a three-level inverter using space vector 16 modulation strategy has been modeled and simulated. 17

Index terms — Multi level Inverter, voltage balance, switching states, Dc-link, SVM, power factor 19 ecently, developments in power electronics and semiconductor technology have lead improvements in power 20 electronic systems. Hence, different circuit configurations namely multilevel inverters have became popular and 21 considerable interest by researcher are given on them [1][2]. The output voltage waveforms in multilevel inverters 22 can be generated at low switching frequencies with high efficiency and low distortion. In recent years, beside 23 multilevel inverters various pulse width modulation (PWM) techniques have been also developed. Space vector 24 PWM (SVPWM) technique is one of the most popular techniques gained interest recently. This technique results 25 in higher magnitude of fundamental output voltage available as compared to sinusoidal PWM. However, SVPWM 26 algorithm used in three-level inverters is more complex because of large number of inverter switching states. One 27 of the advantages of multilevel inverters is that the voltage stress on each switching device is reduced. In addition, 28 multilevel waveforms feature have less harmonic content compared to two level waveforms operating at the same 29 switching frequency. In this paper, modeling and simulation of a multilevel inverter using cascaded inverters 30 with separated DC sources have been performed with R-L load using Simulink/ MATLAB package program. 31 In multilevel inverters, it is easy to reach high voltage levels in high power applications with lower harmonic 32 distortion and switching frequency, which is very difficult to get this performance with conventional two level 33 inverters. Minimum level number of a multilevel inverter is three and three-level inverter structure is chosen in 34 this work. 35

### <sup>36</sup> 1 a) multilevel concept

This paragraph has the aim to introduce to the general principle of multilevel behavior. Considering Figure 1.), the voltage output of a 3-level inverter leg can assume three values: 0, E or 2E. In Figure 1.1c) a generalized nlevel inverter leg is presented. Even in this circuit, the semiconductor switches have been substituted with an ideal switch which can provide n different voltage levels to the output. In this short explanation some simplifications have been introduced. In particular, it is considered that the DC voltage sources have the same value and are series connected. In practice there are no such limits, then the voltage levels can be different. This introduces a further possibility which can be useful in multiphase inverters, as it will be shown in the following. A three-phase <sup>44</sup> inverter composed by n-level legs will be considered for the analysis. Obviously the number of phase-to-neutral <sup>45</sup> voltage output levels is n. The number k of the line-toline voltage levels is given by k = 2n 1(1)

46 Considering a star connected load, the number p of phase voltage levels is given by p = 2k 1(2)

47 For example, considering a 5-level inverter leg, it is possible to obtain 9 line-to-line voltage level (3 negative levels, 3 positive levels and 0) and 17 phase voltage levels. Higher is the number of levels better is the quality 48 of output voltage which is generated by a greater number of steps with a better approximation of a sinusoidal 49 wave. So, increasing the number of levels gives a benefit to the harmonic distortion of the generated voltage, but 50 a more complex control system is required, with the respect to the 3-level inverter. 3-level diode-clamped leg is 51 shown it is easy to extend the scheme to a generic n-level configuration. The DC bus voltage is split in two and 52 four equal steps respectively by capacitor banks. In this way, no extra DC sources are needed with respect to 53 the standard 2-level inverter. The voltage between two switches is clamped through the diodes in the middle of 54 the structure, called clamping diodes. Anyway, to better understand how a diode-clamped works, it is preferred 55 to use series connected diodes; in this way, the reverse voltage drop of all the diodes is the same and is equal to 56 the voltage fixed by a capacitor. For a generic n-level diodeclamped the diode reverse voltage is given by (3)Vr 57 = E/n-1(3)58

59 In 3-level diode-clamped it is 2

60 Vr = E/2 this voltage drop is also the reverse voltage each switch has to block. Now it is clear that increasing the 61 levels means a reduction of the stress over the components, considering the same DC bus voltage. Unfortunately, 62 higher is the number of levels higher is the number of components. Increasing of one level involve the use of one capacitor, two switches and a lot of diodes more. In fact the number of clamping diodes used in diode-clamped 63 is related to the Focusing the attention to the 3-level leg, it is possible to find the relationship between the state 64 of the switches and the output voltage AO V. Before all consideration, a right switches configuration must avoid 65 every kind of shortcut. So, it is simple to understand that all the switches cannot be simultaneously turned on. 66 Table1 : The relationship between the state of the switches and the output voltage Switches stateT 1 T 2 T 67  $1 \ 1 \ T \ 1 \ 2 \ V \ AO \ 1 \ 1 \ 0 \ O \ E \ 0 \ 1 \ 1 \ 0 \ E/2 \ 0 \ 0 \ 1 \ 1 \ 0 \ 1 \ 0 \ 0 \ 1 \ Undefined$ 68

Fig2 : Three-level Capacitor-Clamped Multilevel inverter There are also other dangerous configurations, but 69 they can be avoided switching 1 T and 1 T in a complementary way. The same has to happen for 2 T and 2 T. 70 Considering these conditions there are only four possible configurations a 3-level diode-clamped leg can assume 71 and they are shown in Table ?? with the agreement to identify switches on-state with 1 and off state with 0. Not 72 73 all the four configuration leads to a proper leg output voltage, because when 1 T in on and 2 T is off there is no 74 defined path for the load current because whether 2 T or 1 T are not conducting, so the current flows throughout 75 the free-willing diodes and the output voltage de pendson it. As it is possible to see from Table1. There are no intra-phase redundant states in 3-level diode-clamped. 76

A schematic drawing of a multilevel inverter using cascaded inverters with separated DC sources is shown in 77 Fig. ?? The principle of SVPWM method is that the command voltage vector is approximately calculated by 78 using three adjacent vectors. The duration of each voltage vectors obtained by vector calculations; where V1, V2, 79 and V3 are vectors that define the triangle region in which V\* is located. T1, T2 and T3 are the corresponding 80 vector durations and Ts is the sampling time. In a three-level inverter similar to a two-level inverter, each space 81 vector diagram is divided into 6 sectors. For simplicity here only the switching patterns for Sector A will be 82 defined so that calculation technique for the other sectors will be similar. Sector A is divided into 4 regions as 83 shown in Fig. 3 where all the possible switching states for each region are given as well. SVPWM for three-level 84 inverters can be implemented by considering the following steps; Voltage unbalance problem appears as the result 85 of non-uniform switching of the semi-conductors from bottom and upper inverter's groups. Potentials difference 86 on capacitors produce current in zero -point of the inverter (point between condensers of the bottom and upper 87 group), which from one side causes supercharging one of the capacitances and from second unloading the other 88 one (this phenomena takes place, when inverter's zero -point is separated from source neutral line). During 89 following cycles of modulation, voltages on capacitors attain different levels in result of that compensated current 90 is not shaped correctly. One from methods of assurance of stabilization is interference in switching strategy of the 91 semiconductors [5]. One can reach this adding suitable constant component to reference current for every from 92 three phases separately (this does not cause changes on effective exit voltages and currents of the inverter). This 93 suitable constant component one can receive from measured voltages difference UC1 and UC2 on each capacitor. 94 Second method of voltage stabilization is addition the same constant component to two triangular courses (Fig. 95 3.). This gives finally the same effect but permits to obtain better formation of compensating currents. Fig7 96 gives simulation result for selective harmonic elimination method where for eliminating 3 rd and 5 th harmonic, 97 switching angles are selected as 3 = 12 and 5 = 48 as discussed in 2.4 section. FFT for this method is given Fig. 98 ?? In SPWM method of modulation for multilevel inverter numbers of carriers are used. Arrangements of these 99 carriers come with different variants as explain in 8 which calculate exact instant of crossing of reference sine 100 waveform with carrier signal and modify sampled value of reference signal based on this information to achieve 101 performance same as that with natural SPWM. Results obtain from MATLAB simulations validate the proposed 102 scheme which give better performance of proposed scheme over the other scheme on the basis of output phase 103 delay and output THD. The proposed control algorithm used in the three level inverter can be easily applied to 104 multilevel inverters. It has been shown that high quality waveforms at the output of the multilevel inverter can 105



Figure 7: Fig. 6 :

## ALYSIS OF

Figure 8: Fig. 7 :

98<sup>N</sup>

Figure 9: Fig. 9 Fig. 8 :

S

Figure 10: Fig9

<sub>9</sub>S

Figure 11: Fig. 9 :

### <sup>107</sup> .1 Global Journal of Researches in Engineering

- [Mondal et al. (2002)] 'A Neural-Network-Based Space Vector PWM Controller for a Three-Level Voltage-Fed
   Inverter Induction Motor Drive'. S K Mondal , J O P Pinto , B K Bose . *IEEE Trans. on Industrial App* May/June 2002. 38 (3) p. .
- [Yo-Han et al. ()] 'A New Neutral Point Current Control for a 3-level Converter/Inverter Pair System'. Lee Yo Han , Suh Burn-Seok , Choi Chang-Ho , Hyun Dong-Seok . *IEEE Trans on Industrial App* 1999. 3 p. .
- [Liu et al. (2008)] 'A variable step size INC MPPT method for PV systems'. F Liu , S Duan , F Liu , B Liu , Y
   Kang . *IEEE Trans. Ind. Electron* July 2008. 55 (7) p. .
- [Strzelecki et al.] Analysis of DC Link Capacitor Voltage Balance in Multilevel Active Power Filters, Ryszard
   Strzelecki , Grzegorz Benysek , Jacek Rusi Ski , Emil Kot . (EPE 2001 Gratz)
- <sup>117</sup> [Bhagwat and Stefanovic ()] 'Generalized Structure of A Multilevel Inverter'. P M Bhagwat , V R Stefanovic .
   <sup>118</sup> *IEEE Trans. on Ind. A* 1983. (6) p. . (IA-19)
- 119 [Lenardic (2008)] Large-Scale Photovoltaic Power Plants Annual Review, Denis Lenardic . 2008. May 2009. p. .
- [Kocalm?s ()] Modelling and Simulation of A Multilevel Inverter Using SVPWM, A Kocalm?s . 2005. Institute
   of Science, Firat University (MSc Thesis)
- [Kim and Youn (2006)] 'New maximum power point tracker using sliding-mode observer for estimation of solar
  array current in the grid-connected photovoltaic system'. A Kim , M Youn . *IEEE Trans. Ind. Electron* June
  2006. 53 (4) p. .
- [Shmilovitz (2005)] 'On the control of photovoltaic maximum power point tracker via output parameters'. D
   Shmilovitz . *IEE Proc.-Electr. Power Appl* Mar. 2005. 152 (2) .
- [Kocalm?? and Sünter] Simulation of a Space Vector PWM Controller For a Three-Level Voltage-Fed Inverter
   Motor Drive, Ay?e Kocalm??, Sedat Sünter. Elazig. 23119.
- [Casadei et al. (2006)] 'Single-phase single-stage photovoltaic generation system based on a ripple correlation
  control maximum power point tracking'. D Casadei , G Grandi , C Rossi . *IEEE Trans. Energy Convers* June
  2006. 21 (2) p. .
- [Varnham et al. (2007)] 'Soft-Computing Model-Based Controllers for Increased Photovoltaic Plant Efficiencies'.
   A Varnham , A Al-Ibrahim , G Virk , D Azzi . *IEEE Trans. Energy Conv* Dec. 2007. 22 (4) p. .